Principal/ Senior Principal Digital ASIC Circuit Design Engineer
Job Description
Our team is chartered with providing the skills to transform computing beyond Moore's Law, advancing development of computer architectures, processing/memory subsystems, and large-scale high-performance computing systems. You'll work in a fast-paced team environment alongside a broad array of scientists and engineers to make these processing solutions a reality and deliver remarkable new advantages to the warfighter.
We are seeking a front-end ASIC design engineer for design and verification of full-custom digital circuits. Must be proficient in Verilog, System Verilog or VHDL RTL coding, write functional test benches and have a thorough understanding of synchronous digital design concepts. Must be able to create a functional verification plan based on requirements of the circuit. Able to generate manufacturing test plans. Must be knowledgeable in synthesis, SDC constraints, formal verification, and static timing. Knowledge of scan insertion and ATPG is a plus. Able to interface with place and route engineers for floor planning and clock tree constraints and timing closure. Automated place and route and physical verification knowledge is a plus. Must have strong written and oral communication skills.
Responsibilities:
• Circuit behavioral coding in Verilog, System Verilog or VHDL RTL
• Circuit synthesis, formal verification, and static timing using state-of-the-art digital ASIC design tools
• Developing verification plans based on requirements of the circuit and creating circuit functional test benches in RTL
• Generating manufacturing test vectors and manufacturing circuit test plan
• Help develop automated procedures to streamline digital design procedures
This position requires 100% onsite work at our Advanced Technology Lab in Linthicum, MD.
Candidate must be a US Citizen and have the ability to obtain/ maintain a security clearance once on board.
This position can be filled at the Principal level OR the Sr. Principal level. Qualifications for both are listed below:
Basic Qualifications for Principal Digital ASIC Circuit Design Engineer Level:
• Bachelor's degree in a technical area (BSEE or other Engineering discipline preferred) with 5 years of relevant experience (3 years with STEM MS; 1 year with STEM Phd)
• Experience with full product life cycle (requirements, design, implementation, test) of ASIC design
• Working knowledge of the front-end ASIC design flow from RTL to gates (RTL coding, simulation, synthesis, static timing analysis, logic equivalence, DFT insertion)
• Proficiency with current ASIC design tools for all phases described below: Simulation - Mentor ModelSim, Cadence Excelium, Incisive or Synopsys VCS - Synthesis - Synopsys Design Compiler, Cadence Genus or Cadence RTL Compiler - Static Timing - Synopsys Primetime or Cadence Tempus
• Candidate must be a US Citizen and have the ability to obtain/ maintain a security clearance once on board.
Preferred Qualifications:
• Advanced Degree - either MS or PhD
• Current security clearance or eligibility
• Experience with chip level integration and ASIC chip lead - Strong design automation skills
• Experience in CAD design network, tool configuration, and data management
• Familiarity with custom layout in Virtuoso, and physical verification (LVS/DRC) in Assura or Calibre Familiarity with revision control and EDA standard formats used in cell/library development and modeling - Liberty (timing model), SDC (Synopsys Design Constraints)
Basic Qualifications for Sr. Principal Digital ASIC Circuit Design Engineer Level:
• Bachelor's degree in a technical area (BSEE or other Engineering discipline preferred) with 8 years of relevant experience (6 years with STEM related MS, 4 years with STEM related PhD)
• Experience with full product life cycle (requirements, design, implementation, test) of ASIC design
• Working knowledge of the front-end ASIC design flow from RTL to gates (RTL coding, simulation, synthesis, static timing analysis, logic equivalence, DFT insertion)
• Proficiency with current ASIC design tools for all phases described below: Simulation - Mentor ModelSim, Cadence Excelium Incisive or Synopsys VCS - Synthesis - Synopsys Design Compiler, Cadence Genus or Cadence RTL Compiler - Static Timing - Synopsys Primetime or Cadence Tempus
Preferred Qualifications:
• Advanced Degree - either MS or PhD
• Current security clearance
• Experience with chip level integration and ASIC chip lead - Strong design automation skills
• Experience in CAD design network, tool configuration, and data management
Primary Level Salary Range: $119,600.00 - $179,500.00Secondary Level Salary Range: $149,300.00 - $186,600.00The above salary range represents a general guideline; however, Northrop Grumman considers a number of factors when determining base salary offers such as the scope and responsibilities of the position and the candidate's experience, education, skills and current market conditions.Depending on the position, employees may be eligible for overtime, shift differential, and a discretionary bonus in addition to base pay. Annual bonuses are designed to reward individual contributions as well as allow employees to share in company results. Employees in Vice President or Director positions may be eligible for Long Term Incentives. In addition, Northrop Grumman provides a variety of benefits including health insurance coverage, life and disability insurance, savings plan, Company paid holidays and paid time off (PTO) for vacation and/or personal business.The application period for the job is estimated to be 20 days from the job posting date. However, this timeline may be shortened or extended depending on business needs and the availability of qualified candidates.Northrop Grumman is an Equal Opportunity Employer, making decisions without regard to race, color, religion, creed, sex, sexual orientation, gender identity, marital status, national origin, age, veteran status, disability, or any other protected class. For our complete EEO and pay transparency statement, please visit http://www.northropgrumman.com/EEO. U.S. Citizenship is required for all positions with a government clearance and certain other restricted positions.
Our team is chartered with providing the skills to transform computing beyond Moore's Law, advancing development of computer architectures, processing/memory subsystems, and large-scale high-performance computing systems. You'll work in a fast-paced team environment alongside a broad array of scientists and engineers to make these processing solutions a reality and deliver remarkable new advantages to the warfighter.
We are seeking a front-end ASIC design engineer for design and verification of full-custom digital circuits. Must be proficient in Verilog, System Verilog or VHDL RTL coding, write functional test benches and have a thorough understanding of synchronous digital design concepts. Must be able to create a functional verification plan based on requirements of the circuit. Able to generate manufacturing test plans. Must be knowledgeable in synthesis, SDC constraints, formal verification, and static timing. Knowledge of scan insertion and ATPG is a plus. Able to interface with place and route engineers for floor planning and clock tree constraints and timing closure. Automated place and route and physical verification knowledge is a plus. Must have strong written and oral communication skills.
Responsibilities:
• Circuit behavioral coding in Verilog, System Verilog or VHDL RTL
• Circuit synthesis, formal verification, and static timing using state-of-the-art digital ASIC design tools
• Developing verification plans based on requirements of the circuit and creating circuit functional test benches in RTL
• Generating manufacturing test vectors and manufacturing circuit test plan
• Help develop automated procedures to streamline digital design procedures
This position requires 100% onsite work at our Advanced Technology Lab in Linthicum, MD.
Candidate must be a US Citizen and have the ability to obtain/ maintain a security clearance once on board.
This position can be filled at the Principal level OR the Sr. Principal level. Qualifications for both are listed below:
Basic Qualifications for Principal Digital ASIC Circuit Design Engineer Level:
• Bachelor's degree in a technical area (BSEE or other Engineering discipline preferred) with 5 years of relevant experience (3 years with STEM MS; 1 year with STEM Phd)
• Experience with full product life cycle (requirements, design, implementation, test) of ASIC design
• Working knowledge of the front-end ASIC design flow from RTL to gates (RTL coding, simulation, synthesis, static timing analysis, logic equivalence, DFT insertion)
• Proficiency with current ASIC design tools for all phases described below: Simulation - Mentor ModelSim, Cadence Excelium, Incisive or Synopsys VCS - Synthesis - Synopsys Design Compiler, Cadence Genus or Cadence RTL Compiler - Static Timing - Synopsys Primetime or Cadence Tempus
• Candidate must be a US Citizen and have the ability to obtain/ maintain a security clearance once on board.
Preferred Qualifications:
• Advanced Degree - either MS or PhD
• Current security clearance or eligibility
• Experience with chip level integration and ASIC chip lead - Strong design automation skills
• Experience in CAD design network, tool configuration, and data management
• Familiarity with custom layout in Virtuoso, and physical verification (LVS/DRC) in Assura or Calibre Familiarity with revision control and EDA standard formats used in cell/library development and modeling - Liberty (timing model), SDC (Synopsys Design Constraints)
Basic Qualifications for Sr. Principal Digital ASIC Circuit Design Engineer Level:
• Bachelor's degree in a technical area (BSEE or other Engineering discipline preferred) with 8 years of relevant experience (6 years with STEM related MS, 4 years with STEM related PhD)
• Experience with full product life cycle (requirements, design, implementation, test) of ASIC design
• Working knowledge of the front-end ASIC design flow from RTL to gates (RTL coding, simulation, synthesis, static timing analysis, logic equivalence, DFT insertion)
• Proficiency with current ASIC design tools for all phases described below: Simulation - Mentor ModelSim, Cadence Excelium Incisive or Synopsys VCS - Synthesis - Synopsys Design Compiler, Cadence Genus or Cadence RTL Compiler - Static Timing - Synopsys Primetime or Cadence Tempus
Preferred Qualifications:
• Advanced Degree - either MS or PhD
• Current security clearance
• Experience with chip level integration and ASIC chip lead - Strong design automation skills
• Experience in CAD design network, tool configuration, and data management
Primary Level Salary Range: $119,600.00 - $179,500.00Secondary Level Salary Range: $149,300.00 - $186,600.00The above salary range represents a general guideline; however, Northrop Grumman considers a number of factors when determining base salary offers such as the scope and responsibilities of the position and the candidate's experience, education, skills and current market conditions.Depending on the position, employees may be eligible for overtime, shift differential, and a discretionary bonus in addition to base pay. Annual bonuses are designed to reward individual contributions as well as allow employees to share in company results. Employees in Vice President or Director positions may be eligible for Long Term Incentives. In addition, Northrop Grumman provides a variety of benefits including health insurance coverage, life and disability insurance, savings plan, Company paid holidays and paid time off (PTO) for vacation and/or personal business.The application period for the job is estimated to be 20 days from the job posting date. However, this timeline may be shortened or extended depending on business needs and the availability of qualified candidates.Northrop Grumman is an Equal Opportunity Employer, making decisions without regard to race, color, religion, creed, sex, sexual orientation, gender identity, marital status, national origin, age, veteran status, disability, or any other protected class. For our complete EEO and pay transparency statement, please visit http://www.northropgrumman.com/EEO. U.S. Citizenship is required for all positions with a government clearance and certain other restricted positions.
About Northrop Grumman
Northrop Grumman is a leading global aerospace and defense technology company. Our pioneering solutions equip out customers with the capabilities they need to connect and protect the world and push the boundaries of human exploration across the universe. Driven by a shared purpose to solve our customers’ toughest problems, our nearly 100,000 employees contribute to launching the technology of tomorrow, today.
© 2025 Northrop Grumman is an Equal Opportunity Employer, making decisions without regard to race, color, religion, creed, sex, sexual orientation, gender identity, marital status, national origin, age, veteran status, disability, or any other protected class. For our complete EEO and pay transparency statement, please visit http://www.northropgrumman.com/EEO. U.S. Citizenship is required for all positions with a government clearance and certain other restricted positions.
Northrop Grumman would like you to finish the application on their website.